## **Objectives**

- To design and implement a priority encoder circuit.
- To design and implement the higher order decoder using lower order decoder ICs.
- To design a given arithmetic circuit c.
- To design the combinational logic circuit with the given Boolean expression using a suitable MUX / decoder
- To design the given code converter circuits.

## **Tasks**

1. Design a 3 input priority encoder circuit. The inputs are a3a2a1, with a3 having the lowest priority and a1 the highest. The outputs are y2y1, indicating the encoded highest-priority active input, and v, the valid output which indicates that at least one input is active. (Note: Priority input a3 is encoded as 11, a2 as 10 and a1 as 01)

Perform the following:

Construct the truth table (i)

Simplify the Boolean expressions for yt, yo, and v using Karnaugh map techniques. (ii)

(iii) Draw the logic diagram with necessary basic logic gates.

(iv) Verify your design experimentally

2. Design and construct a 3 to 8 decoder circuit using 2-line-to-4-line decoder and also other logic gates needed.

Perform the following:

circuit verse Form the truth table for higher order decoder (3 to 8 decoder) Lee Ao 3

Design higher order decoder using the given lower order decoder.

Draw the logic diagram for higher order decoder using two lower order decoders

Verify the truth table of 3 to 8 decoder (higher order decoder) by implementing the logic diagram with lower order decoder (2 to 4 decoder) and other necessary logic gate(s).

Design a full subtractor circuit using

Two half subtractors. (i)

Using only NAND gates (ii)

(iii) Using Only NOR gates.

Implement the following Boolean expression

 $F(W, X, Y, Z) = \sum m (1, 2, 4, 6, 7, 9, 11, 14, 15)$ 

Using 8×1 MUX and the needed logic gates 4 (i) Using 10 ×1 MUX and the needed logic gates. (ii)

(iii) Using a suitable decoder and an OR gate.

Design code converter circuits for the following problems:

- 3-bit Gray-to-binary code converter
- 3-bit Binary-to-Gray code converter (ii)
- (iii) (8 4 -2 -1) BCD code to (Excess 3) BCD code converter

For the above design problems

- Construct the truth table
- Simplify the Boolean expressions using K-map/Boolean Algebra techniques
- Draw the logic diagram

TSN1101 Computer Architecture and Organization (Digital Logic Design Lab (A))

- Report Format

  Objectives
  Question 1 to 5

  - Problem Statement
     Answer by following the subdivisions given in each question Conclusion

## **Assessment:**

Total marks = 20/10=2%

Construction/Connections of the Circuit and Result during lab session = Tutor to pick questions for students to do and submit via CircuitVerse = 10 marks,

Report = 5 Questions  $\times$  2 marks = 10 marks



DM74LS139

| Inputs |        |   | Outputs |    |    |    |
|--------|--------|---|---------|----|----|----|
| Enable | Select |   | Cutputs |    |    |    |
| G      | В      | Α | Y0      | Y1 | Y2 | Y3 |
| Н      | X      | X | Н       | Н  | Н  | Н  |
| L      | L      | L | L       | Н  | Н  | Н  |
| L      | L      | Н | н       | L  | Н  | Н  |
| L      | Н      | L | н       | Н  | L  | Н  |
| L      | Н      | Н | Н       | Н  | Н  | L  |

H = HIGH Level L = LOW Level X = Don't Care

Note 1: G2 = G2A + G2B

